

# UNIVERSITY OF COLOMBO, SRI LANKA FACULTY OF TECHNOLOGY

## LEVEL I EXAMINATION IN TECHNOLOGY - SEMESTER II– 2022

### IA 1301 – ANALOG AND DIGITAL ELECTRONICS I

Two (02) hours

### Answer only 4 questions.

Electronic calculators are allowed.

No. of pages: 13

#### **Important Instructions to Candidates**

- If a page or part of this question paper is not printed, please inform the supervisor immediately.
- Enter your index number on all pages of the answer script.
- Write the answers to the questions in the space provided in the question paper.
- Electronic devices capable of storing and retrieving text, including electronic dictionaries and mobile phones are not allowed.
- If you have any doubt about the interpretation of the wording of a question, make your own assumption, but clearly state it in the script.

| Index No: | • • • • • • • • • • • • • • • • • • • • |
|-----------|-----------------------------------------|
|           |                                         |

| Q     | M |
|-------|---|
| 1     |   |
| 2     |   |
| 3     |   |
| 4     |   |
| 5     | · |
| Total |   |

| _   | Draw the circuit diagram for the rectifier without the smoothing capacitor. |
|-----|-----------------------------------------------------------------------------|
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     | ••••••••••••••••••••••••••••••••••••                                        |
|     |                                                                             |
|     |                                                                             |
|     | (3 marks                                                                    |
| 3). | Calculate the required AC voltage (r.m.s) input to the rectifier.           |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |
|     |                                                                             |

(3 marks)

| (d)  | Explain a method to vary the rectifier voltage output continuously.                                                                |
|------|------------------------------------------------------------------------------------------------------------------------------------|
| (u). |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      | (3 marks)                                                                                                                          |
| (e). | Assume that now a smoothing capacitor is connected to the output of the rectifier. Draw the                                        |
|      | rectifier input current waveform.                                                                                                  |
|      | Hint: The output current waveform of the DC motor is purely DC.                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
|      |                                                                                                                                    |
| (6)  | (4 marks)                                                                                                                          |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative)                                 |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams.           |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams.           |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams.           |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams.           |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative)  Draw relevant circuit diagrams.          |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative)  Draw relevant circuit diagrams.          |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative)  Draw relevant circuit diagrams.          |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams.           |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams.           |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams.           |
| (f). | Briefly explain a method to obtain DC voltages in two polarities (positive and negative)  Draw relevant circuit diagrams.          |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |
| (f). | (4 marks) Briefly explain a method to obtain DC voltages in two polarities (positive and negative) Draw relevant circuit diagrams. |

(4 marks)

| a).         | Draw the amplifier circuit and derive an equation for the output gain. Provide suitable values for the circuit elements. |
|-------------|--------------------------------------------------------------------------------------------------------------------------|
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             |                                                                                                                          |
|             | (5 n                                                                                                                     |
| <b>)</b> ). | (5 n) If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.    |
| <b>)</b> ). | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is                                     |
| <b>)</b> ). | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| <b>)</b> ). | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| 0).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| <b>)</b> ). | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| 0).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |
| o).         | If the open loop gain of the OP-AMP IC is 100 000. Calculate the actual gain that is provided by the amplifier.          |

|      |                                                                                                                     | (10 marks)                              |
|------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| (c). | Draw the closed loop system diagram for the OP-AMP amplifier circuits.                                              |                                         |
|      |                                                                                                                     | • • • • • • • • • • • • • • • • • • • • |
|      |                                                                                                                     | • • • • • • • • • • • • • • • • • • • • |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     | (2 marks)                               |
| (d). | Show that for the inverting OP-AMP, $\frac{Feedback\ resistance}{Input\ resistance} \cong \frac{1}{Feedback\ gain}$ |                                         |
|      | mput resistance reeubuck yuin                                                                                       |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     | • • • • • • • • • • • • • • • • • • • • |
|      |                                                                                                                     | • • • • • • • • • • • • • • • • • • • • |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     |                                         |
|      |                                                                                                                     | (8 marks)                               |

| T . 1 . | TAT . |      |      |      |
|---------|-------|------|------|------|
| Index   | No:   | <br> | <br> | <br> |

**03.** Consider the transistor amplifier circuit shown in Figure 3.1.



 $R_1 = 4.7 \text{ k}\Omega$   $R_2 = 5.6 \text{ k}\Omega$   $R_E = 4.7 \text{ k}\Omega$  Vcc = 12 V  $Transistor \beta = 100.$ 

Figure 3.1 Transistor amplifier circuit

| (a). | State the transistor amplifier configuration.                              |
|------|----------------------------------------------------------------------------|
|      | (2 marks)                                                                  |
| (b). | Calculate the base biasing voltage V <sub>B</sub> .                        |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |
|      | (3 marks)                                                                  |
| (c). | Calculate the Emitter biasing voltage $V_{\text{E}}$ and $V_{\text{CE}}$ . |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |
|      |                                                                            |

| (d).             |                                                                                                                                   |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| ` /              |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  | (3 marks)                                                                                                                         |
| (e).             | Draw Ic (SAT) Vs. V <sub>CE</sub> graph.                                                                                          |
| (-).             | Diaw to (SAI) vo. vce graph.                                                                                                      |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  | (5 marks)                                                                                                                         |
| ( <del>f</del> ) |                                                                                                                                   |
| (f).             | The output voltage is given by the following equation where the internal emitter resistance $r_e^/ \approx \frac{25 \ mV}{I_E}$ . |
|                  | $V_{out} = rac{V_{in} 	imes R_E}{r_e^{\prime} + R_E}$                                                                            |
|                  | Calculate the voltage gain of the amplifier.                                                                                      |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |
|                  |                                                                                                                                   |

(4 marks)

|              |              |             |                                         |                                         |              | Index 1                                 | No:                                     | •••••                                   | •••••                                   |
|--------------|--------------|-------------|-----------------------------------------|-----------------------------------------|--------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|
| (a)          | <b>X</b> X/1 | hat is      | the current gain                        | of the ome                              | alifior?     |                                         |                                         |                                         |                                         |
| (g).         |              | s           | the current gain                        | or the anip                             | )IIIIeI :    |                                         |                                         |                                         |                                         |
|              | •••          |             |                                         |                                         |              |                                         |                                         |                                         |                                         |
|              |              |             | • • • • • • • • • • • • • • • • • • • • |                                         |              |                                         |                                         |                                         |                                         |
|              | •••          | • • • • • • |                                         |                                         |              |                                         |                                         |                                         |                                         |
|              | •••          | • • • • • • |                                         | • • • • • • • • • • • • • • • • • • • • |              | • • • • • • • • • • • • • • • • • • • • | ••••••                                  | ••••••                                  | (3 marks)                               |
| <b>04.</b> a |              |             | nbinational log<br>ogic expression      |                                         | ven by,      | puts $(A, B)$ $- \bar{A}\bar{B} + AB$   |                                         | d two outp                              | outs $(P \text{ and } Q)$ .             |
|              |              | (i).        | Convert the lo                          | gic express                             | sion for P i | nto <b>standa</b>                       | ard Sum of                              | Products                                | (SOP) form. (4 marks)                   |
|              |              |             | •••••                                   | • • • • • • • • • • • • • • • • • • • • |              |                                         | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • |                                         |
|              |              |             |                                         |                                         |              |                                         |                                         | • • • • • • • • • • • • • • • • • • • • |                                         |
|              |              |             |                                         |                                         |              |                                         |                                         | • • • • • • • • • • • • • • • • • • • • |                                         |
|              |              |             |                                         |                                         |              |                                         |                                         |                                         |                                         |
|              |              |             |                                         |                                         |              |                                         |                                         |                                         |                                         |
|              |              |             |                                         |                                         |              |                                         |                                         |                                         |                                         |
|              |              |             |                                         |                                         |              |                                         |                                         |                                         |                                         |
|              |              |             | •••••                                   | ••••••                                  |              |                                         | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | •••••                                   |
|              |              |             |                                         |                                         |              |                                         |                                         |                                         | • • • • • • • • • • • • • • • • • • • • |
|              |              | (ii).       | Hence fill the                          | column co                               | rrespondin   | g to P in T                             | able 4.1.                               |                                         | (2 marks)                               |
|              |              |             |                                         |                                         |              | Table 4.1                               |                                         |                                         | (2 memes)                               |
|              |              |             |                                         | A                                       | В            | С                                       | P                                       | Q                                       |                                         |
|              |              |             |                                         | 0                                       | 0            | 0                                       |                                         | 0                                       |                                         |
|              |              |             |                                         | 0                                       | 0            | 1                                       |                                         | 0                                       | -                                       |
|              |              |             |                                         | 0                                       | 1            | 0                                       |                                         | 1                                       | -                                       |
|              |              |             |                                         |                                         |              |                                         |                                         |                                         | †                                       |

| A | В | C | P | Q |
|---|---|---|---|---|
| 0 | 0 | 0 |   | 0 |
| 0 | 0 | 1 |   | 0 |
| 0 | 1 | 0 |   | 1 |
| 0 | 1 | 1 |   | 1 |
| 1 | 0 | 0 |   | 1 |
| 1 | 0 | 1 |   | 1 |
| 1 | 1 | 0 |   | 0 |
| 1 | 1 | 1 |   | 0 |

| (iii). | Obtain the <b>standard</b> Product of Sums (POS) expression for $Q$ (in | Γable 4.1).<br>(4 marks)                |
|--------|-------------------------------------------------------------------------|-----------------------------------------|
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
| (iv).  | Obtain the most simplified SOP expression for $Q$ .                     | (4 marks)                               |
|        |                                                                         | • • • • • • • • • • • • • • • • • • • • |
|        |                                                                         | • • • • • • • • • • • • • • • • • • • • |
|        |                                                                         | • • • • • • • • • • • • • • • • • • • • |
|        |                                                                         | • • • • • • • • • • • • • • • • • • • • |
|        |                                                                         | • • • • • • • • • • • • • • • • • • • • |
|        |                                                                         | • • • • • • • • • • • • • • • • • • • • |
|        |                                                                         | • • • • • • • • • • • • • • • • • • • • |
|        |                                                                         |                                         |
| (v).   | Construct the logic circuit for $Q$ using two-input NAND gates.         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |
|        |                                                                         |                                         |

b). An indicator light has to be turned on in a vehicle dashboard when the driver or/and the passenger in the front seat have not fastened the seatbelts when the engine is on.

The signal ENG becomes 1 when the engine is on. The signals from the pressure sensors in the driver seat and the passenger seat ( $D\_seat$  and  $P\_seat$  respectively) become 1 when

Page 9 of 13

The indicator light is turned on when the output signal *IND* is 1.

| <b>Index No:</b> |  |
|------------------|--|
| muca 110.        |  |

the seats are occupied.  $D\_belt$  and  $P\_belt$  signals from the seat belt buckles of the driver and the passenger seats become 1 when the belts are fastened.

Design the logic circuit for the above system.

Note: Constructing the truth table is not mandatory

(*7 marks*)

| 05. | a). | What is the main difference between a latch and a flip-flop?                                                        | (2 marks)                               |
|-----|-----|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
|     |     |                                                                                                                     | • • • • • • • • • • • • • • • • • • • • |
|     |     |                                                                                                                     | •••••                                   |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     | b). | Construct a JK flip-flop by modifying a 'NAND gate based SR latch with input'. Inputs and outputs must be labelled. | an enable                               |
|     |     |                                                                                                                     | (5 marks)                               |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     |     |                                                                                                                     |                                         |
|     | c). | Show that a T flip-flop can be constructed using a JK flip flop (use the block of the flor)                         | liagram of                              |
|     |     | JK flip flop).                                                                                                      | (3 marks)                               |
|     |     |                                                                                                                     | (S mains)                               |
|     |     |                                                                                                                     |                                         |

d) (i). Consider Figure 5.1 and fill Table 5.1.

(8 marks)



Figure 5.1

Table 5.1

| A | В | Qn | Q'n | $Q_{n+1}$ | Q' <sub>n+1</sub> |
|---|---|----|-----|-----------|-------------------|
| 1 | 0 | 0  | 1   |           |                   |
| 1 | 0 | 1  | 0   |           |                   |
| 0 | 1 | 0  | 1   |           |                   |
| 0 | 1 | 1  | 0   |           |                   |
| 1 | 1 | 0  | 1   |           |                   |
| 1 | 1 | 1  | 0   |           |                   |
| 0 | 0 | 0  | 1   |           |                   |
| 0 | 0 | 1  | 0   |           |                   |

(ii). Hence identify the sequential logic device in Figure 5.1. (3 marks)

.....

e). Consider the circuit in Figure 5.2 and complete the timing diagram in Figure 5.3.

(4 marks)



Figure 5.2



\*\*\*\*\*